Proceedings. 2006 IEEE International Symposium on.
Circuits and Systems, 2006.
Gerstner, W. & Kistler, W. M., 2002. Spiking neuron
models, Cambridge University Press.
Glackin, B. et al., 2005. A Novel Approach for the
Implementation of Large Scale Spiking Neural
Networks on FPGA Hardware. In Computational
Intelligence and Bioinspired Systems. pp. 552-563.
Harkin, Jim, Morgan, Fearghal, McDaid, Liam, Hall,
Steve, et al., 2009. A reconfigurable and biologically
inspired paradigm for computation using network-on-
chip and spiking neural networks. Int. J. Reconfig.
Comput., 2009, pp.1-13.
Kohl, N. & Miikkulainen, R., 2008. Evolving neural
networks for fractured domains. In Proceedings of the
10th annual conference on Genetic and evolutionary
computation. GECCO ’08. New York, NY, USA:
ACM, p. 1405–1412.
Maass, W., 1997. Networks of spiking neurons: The third
generation of neural network models. Neural
Networks, 10(9), pp.1659-1671.
Maguire, L. P., McGinnity, T. M., Glackin, B., et al.,
2007. Challenges for large-scale implementations of
spiking neural networks on FPGAs. Neurocomputing,
71(1-3), pp.13-29.
Marrow, P., 2000. Nature-Inspired Computing
Technology and Applications. BT Technology Journal,
18(4), pp.13-23.
Morgan, F., Cawley, S., Harkin, J., Mc, B., Ginley,
L.M.D., et al., 2009. An Evolvable NoC-Based
Spiking Neural Network Architecture.
Morgan, F., Cawley, S., McGinley, B., et al., 2009.
Exploring the evolution of NoC-based Spiking Neural
Networks on FPGAs. In Field-Programmable
Technology, 2009. FPT 2009.
Morgan, Fearghal, Cawley, Seamus, McGinley, Brian,
Pande, Sandeep, McDaid, Liam, Glackin, Brendan, et
al., 2009. Exploring the Evolution of NoC-Based
Spiking Neural Networks on FPGAs.
Pande, Sandeep, Morgan, Fearghal, Cawley, Seamus,
McGinley, Brian, Carrillo, S., Harkin, Jim, et al.,
2010. EMBRACE-SysC for analysis of NoC-based
Spiking Neural Network architectures. In System on
Chip (SoC), 2010 International Symposium on.
System on Chip (SoC), 2010
Pearson, M. J. et al., 2007. Implementing Spiking Neural
Networks for Real-Time Signal-Processing and
Control Applications: A Model-Validated FPGA
Approach. Neural Networks, IEEE Transactions on,
18(5), pp.1472-1487.
Ros, E., Ortigosa, E. M., et al., 2006. Real-time computing
platform for spiking neurons (RT-spike). Neural
Networks, IEEE Transactions on, 17(4), pp.1050-
1063.
Schemmel, J., Fieres, J. & Meier, K., 2008. Wafer-scale
integration of analog neural networks. In Neural
Networks, 2008. IJCNN 2008. (IEEE World Congress
on Computational Intelligence).
Upegui, A., Peña-Reyes, C. A. & Sanchez, E., 2005. An
FPGA platform for on-line topology exploration of
spiking neural networks. Microprocessors and
Microsystems, 29(5), pp.211-223.
Vainbrand, D. & Ginosar, R., 2010. Network-on-chip
architectures for neural networks. Microprocessors
and Microsystems, In Press, Uncorrected Proof, p.-.
Vogelstein, R. J. et al., 2007. Dynamically Reconfigurable
Silicon Array of Spiking Neurons With Conductance-
Based Synapses. Neural Networks, IEEE Transactions
on, 18(1), pp.253-265.
Yajie Chen et al., 2006. A Solid State Neuron for the
Realisation of Highly Scaleable Third Generation
Neural Networks. In Solid-State and Integrated
Circuit Technology, 2006. ICSICT ’06. 8th
International Conference on. Solid-State and
Integrated Circuit Technology, 2006.
Yajie Chen et al., 2008. A programmable facilitating
synapse device. In Neural Networks, 2008. IJCNN
2008. (IEEE World Congress on Computational
Intelligence). IEEE International Joint Conference on.
Neural Networks, 2008. IJCNN 2008.
ADDRESSING THE HARDWARE RESOURCE REQUIREMENTS OF NETWORK-ON-CHIP BASED NEURAL
ARCHITECTURES
137